Test bits (immediate)
This instruction performs a bitwise AND of a register value and an immediate value, and discards the results. It updates the condition flags based on the result.
This is an alias of ANDS (immediate). This means:
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| sf | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | N | immr | imms | Rn | 1 | 1 | 1 | 1 | 1 | ||||||||||||||
| opc | Rd | ||||||||||||||||||||||||||||||
is equivalent to
and is always the preferred disassembly.
is equivalent to
and is always the preferred disassembly.
| <Wn> |
Is the 32-bit name of the general-purpose source register, encoded in the "Rn" field. |
| <imm> |
For the "32-bit" variant: is the bitmask immediate, encoded in "imms:immr". |
|
For the "64-bit" variant: is the bitmask immediate, encoded in "N:imms:immr". |
| <Xn> |
Is the 64-bit name of the general-purpose source register, encoded in the "Rn" field. |
The description of ANDS (immediate) gives the operational pseudocode for this instruction.
The description of ANDS (immediate) gives the operational information for this instruction.
Version 2025.09 — Copyright © 2010-2025 Arm Limited or its affiliates.
This site is provided as a community resource and is NOT affiliated with nor endorsed by Arm Limited.