← Home

RMR_EL1

Reset Management Register (EL1)

When this register is implemented:

Configuration

AArch64 System register RMR_EL1 bits [31:0] are architecturally mapped to AArch32 System register RMR[31:0] when the highest implemented Exception level is EL1.

This register is present only when the highest implemented Exception level is EL1 and FEAT_AA64 is implemented. Otherwise, direct accesses to RMR_EL1 are UNDEFINED.

When EL1 is the highest implemented Exception level:

Attributes

RMR_EL1 is a 64-bit register.

Field descriptions

6362616059585756555453525150494847464544434241403938373635343332
313029282726252423222120191817161514131211109876543210
RES0
RES0RRAA64

Bits [63:2]:

Reserved, RES0.

RR, bit [1]:

Reset Request. Setting this bit to 1 requests a Warm reset.

The reset behavior of this field is:

AA64, bit [0] when EL1 is capable of using AArch32:

When EL1 can use AArch32, determines which Execution state the PE boots into after a Warm reset:

AA64Meaning
0b0

AArch32.

0b1

AArch64.

On coming out of the Warm reset, execution starts at the IMPLEMENTATION DEFINED reset vector address of the specified Execution state.

If EL1 can only use AArch64 state, this bit is RAO/WI.

When implemented as a RW field, this field resets to 1 on a Cold reset.

Otherwise:

Reserved, RAO/WI.

Access Instructions

Accesses to this register use the following encodings in the System register encoding space:

MRS <Xt>, RMR_EL1

(op0 = 0b11, op1 = 0b000, CRn = 0b1100, CRm = 0b0000, op2 = 0b010)

if !(IsHighestEL(EL1) && IsFeatureImplemented(FEAT_AA64)) then UNDEFINED; elsif PSTATE.EL == EL1 && IsHighestEL(EL1) then X[t, 64] = RMR_EL1; else UNDEFINED;

MSR RMR_EL1, <Xt>

(op0 = 0b11, op1 = 0b000, CRn = 0b1100, CRm = 0b0000, op2 = 0b010)

if !(IsHighestEL(EL1) && IsFeatureImplemented(FEAT_AA64)) then UNDEFINED; elsif PSTATE.EL == EL1 && IsHighestEL(EL1) then RMR_EL1 = X[t, 64]; else UNDEFINED;


Version 2025.09 — Copyright © 2010-2025 Arm Limited or its affiliates.

This site is provided as a community resource and is NOT affiliated with nor endorsed by Arm Limited.