Context ID Register (EL2)
Identifies the current Process Identifier for EL2.
The value of the whole of this register is called the Context ID and is used by:
The significance of this register is for debug and trace use only.
This register is present only when FEAT_Debugv8p1 is implemented and FEAT_AA64 is implemented. Otherwise, direct accesses to CONTEXTIDR_EL2 are UNDEFINED.
If EL2 is not implemented, this register is RES0 from EL3.
This register has no effect if EL2 is not enabled in the current Security state.
CONTEXTIDR_EL2 is a 64-bit register.
| 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RES0 | |||||||||||||||||||||||||||||||
| PROCID | |||||||||||||||||||||||||||||||
Reserved, RES0.
Process Identifier. This field must be programmed with a unique value that identifies the current process.
The reset behavior of this field is:
When the Effective value of HCR_EL2.E2H is 1, without explicit synchronization, accesses from EL2 using the accessor name CONTEXTIDR_EL2 or CONTEXTIDR_EL1 are not guaranteed to be ordered with respect to accesses using the other accessor name.
Accesses to this register use the following encodings in the System register encoding space:
MRS <Xt>, CONTEXTIDR_EL2
(op0 = 0b11, op1 = 0b100, CRn = 0b1101, CRm = 0b0000, op2 = 0b001)
if !(IsFeatureImplemented(FEAT_Debugv8p1) && IsFeatureImplemented(FEAT_AA64)) then UNDEFINED; elsif PSTATE.EL == EL0 then UNDEFINED; elsif PSTATE.EL == EL1 then if EffectiveHCR_EL2_NVx() IN {'xx1'} then AArch64.SystemAccessTrap(EL2, 0x18); else UNDEFINED; elsif PSTATE.EL == EL2 then X[t, 64] = CONTEXTIDR_EL2; elsif PSTATE.EL == EL3 then X[t, 64] = CONTEXTIDR_EL2;
MSR CONTEXTIDR_EL2, <Xt>
(op0 = 0b11, op1 = 0b100, CRn = 0b1101, CRm = 0b0000, op2 = 0b001)
if !(IsFeatureImplemented(FEAT_Debugv8p1) && IsFeatureImplemented(FEAT_AA64)) then UNDEFINED; elsif PSTATE.EL == EL0 then UNDEFINED; elsif PSTATE.EL == EL1 then if EffectiveHCR_EL2_NVx() IN {'xx1'} then AArch64.SystemAccessTrap(EL2, 0x18); else UNDEFINED; elsif PSTATE.EL == EL2 then CONTEXTIDR_EL2 = X[t, 64]; elsif PSTATE.EL == EL3 then CONTEXTIDR_EL2 = X[t, 64];
MRS <Xt>, CONTEXTIDR_EL1
(op0 = 0b11, op1 = 0b000, CRn = 0b1101, CRm = 0b0000, op2 = 0b001)
if !IsFeatureImplemented(FEAT_AA64) then UNDEFINED; elsif PSTATE.EL == EL0 then UNDEFINED; elsif PSTATE.EL == EL1 then if EL2Enabled() && HCR_EL2.TRVM == '1' then AArch64.SystemAccessTrap(EL2, 0x18); elsif EL2Enabled() && IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) || SCR_EL3.FGTEn == '1') && HFGRTR_EL2.CONTEXTIDR_EL1 == '1' then AArch64.SystemAccessTrap(EL2, 0x18); elsif EffectiveHCR_EL2_NVx() IN {'111'} then X[t, 64] = NVMem[0x108]; else X[t, 64] = CONTEXTIDR_EL1; elsif PSTATE.EL == EL2 then if ELIsInHost(EL2) then X[t, 64] = CONTEXTIDR_EL2; else X[t, 64] = CONTEXTIDR_EL1; elsif PSTATE.EL == EL3 then X[t, 64] = CONTEXTIDR_EL1;
MSR CONTEXTIDR_EL1, <Xt>
(op0 = 0b11, op1 = 0b000, CRn = 0b1101, CRm = 0b0000, op2 = 0b001)
if !IsFeatureImplemented(FEAT_AA64) then UNDEFINED; elsif PSTATE.EL == EL0 then UNDEFINED; elsif PSTATE.EL == EL1 then if EL2Enabled() && HCR_EL2.TVM == '1' then AArch64.SystemAccessTrap(EL2, 0x18); elsif EL2Enabled() && IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) || SCR_EL3.FGTEn == '1') && HFGWTR_EL2.CONTEXTIDR_EL1 == '1' then AArch64.SystemAccessTrap(EL2, 0x18); elsif EffectiveHCR_EL2_NVx() IN {'111'} then NVMem[0x108] = X[t, 64]; else CONTEXTIDR_EL1 = X[t, 64]; elsif PSTATE.EL == EL2 then if ELIsInHost(EL2) then CONTEXTIDR_EL2 = X[t, 64]; else CONTEXTIDR_EL1 = X[t, 64]; elsif PSTATE.EL == EL3 then CONTEXTIDR_EL1 = X[t, 64];
Version 2025.09 — Copyright © 2010-2025 Arm Limited or its affiliates.
This site is provided as a community resource and is NOT affiliated with nor endorsed by Arm Limited.