← Home

AESE

AES single round encryption

AES single round encryption.

Advanced SIMD class

(FEAT_AES)

313029282726252423222120191817161514131211109876543210
0100111000101000010010RnRd
sizeD

Encoding

AESE <Vd>.16B, <Vn>.16B

Decode

if !IsFeatureImplemented(FEAT_AES) then EndOfDecode(Decode_UNDEF); constant integer d = UInt(Rd); constant integer n = UInt(Rn);

Assembler Symbols

<Vd>

Is the name of the SIMD&FP source and destination register, encoded in the "Rd" field.

<Vn>

Is the name of the second SIMD&FP source register, encoded in the "Rn" field.

Operation

AArch64.CheckFPAdvSIMDEnabled(); constant bits(128) operand1 = V[d, 128]; constant bits(128) operand2 = V[n, 128]; bits(128) result = operand1 EOR operand2; result = AESShiftRows(result); V[d, 128] = AESSubBytes(result);

Operational information

This instruction is a data-independent-time instruction as described in About PSTATE.DIT.


Version 2025.09 — Copyright © 2010-2025 Arm Limited or its affiliates.

This site is provided as a community resource and is NOT affiliated with nor endorsed by Arm Limited.