Captures the PMU Event counter <n>, PMU.PMEVCNTR<n>_EL0.
External register PMEVCNTSVR<n>_EL1 bits [63:0] are architecturally mapped to AArch64 System register PMEVCNTSVR<n>_EL1[63:0].
This register is present only when FEAT_PMUv3_SS is implemented. Otherwise, direct accesses to PMEVCNTSVR<n>_EL1 are RES0.
PMEVCNTSVR<n>_EL1 is in the Core power domain.
If event counter n is not implemented:
PMEVCNTSVR<n>_EL1 is a 64-bit register.
This register is part of the PMU block.
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EVCNT | |||||||||||||||||||||||||||||||
EVCNT |
Sampled Event Count. The value of PMU.PMEVCNTR<n>_EL0 at the last successful Capture event.
The reset behavior of this field is:
Accesses to this register use the following encodings:
Accessible at offset 0x600 + (8 * n) from PMU